# 2.5A Li-ion Battery Switching Charger with 1A OTG Boost Integrated #### **Features** - Full Automatic and Efficient Charge Management for Large Capacity Lithium Battery - Automatic Conditioning, CC/CV Charge Control, Termination and Recharge - 20V Input Voltage Tolerance, - 5.9V Max Operating Voltage - 550-2500mA Programmable Charge Current - 1.5MHz Synchronous PWM,1µH Low Profile Inductor - Input Current Regulation Accuracy: ±5% (100mA and 500mA) - Charge Voltage Regulation Accuracy: ±1% - Input Voltage Based Dynamic Power Management( VIN DPM) - Power Up without Battery - Automatic Adaptor Fault Detection - High Impedance Mode with Low Power Consumption - Comprehensive Protection - Reverse Battery Leakage Protection - Thermal Regulation and Shundown - Input & Output Over Voltage Protection - Built-in Input Current and Input Voltage Limit - Integrated Power N OSFET with Max 2.5A Charge Current - Automatic Charge and USB Compliant Start Sequence - Full Range Programmable Charge Parameter through I<sup>2</sup>C Compatible Interface - Input Current Limit Threshold - Input Voltage DPM Threshold - Charge Termination Current - Charge Termination Voltage - Safety Timer with Reset Control (32s/30mins) - Charge Termination Enable - Support 3.4MHz I<sup>2</sup>C HS Node - ♦ USB OTG Boost - Input Voltage Lange from Battery: 2.5V~4.5V - $5.0 \text{V}/1 00 \text{A} (V_{BAT} \ge 3.0 \text{V})$ - ♦ 20-Pin WLOSP Package - ◆ Pin Compatible with HL7005 #### **Applications** - Smart phone - MP3 player - Tablet PC HL7007\_V0.6 Oct. 2016 1/30 #### **Order Information** | Part Number | HL7007 | |--------------------------------------------|---------------| | Default Charge Termination Voltage | 4.2V | | Maximum Charge Current | 2.5A | | OTG Mode Maximum Output Current | 1A | | I <sup>2</sup> C Address | 6AH | | 30min Safety Timer and 32s Watch-Dog Timer | Yes | | Package | WLCSP | | Packing Method | Tape and Reel | # **Typical Application Diagram** Figure 1. HL700 Typical Application Diagram | Component | Part Number | Value | Size | Vendor | |--------------|--------------------|-------|------|--------| | L1 | LQM2MPN1R0 | 1μH | 2016 | Murata | | Cicsp, Cicsn | C1005X5R1AT24K | 0.1µF | 0402 | TDK | | Cboot | C2012X51 1L333K | 33nF | 0805 | TDK | | Cusb | C2012X5HTE105K | 1μF | 0805 | TDK | | Cprt | ℃2012X5R1E475K | 4.7μF | 0805 | TDK | | Cref | C1005X5R1A105K | 1μF | 0402 | TDK | | Cout1,Cout2 | GRM319R61A226ME15D | 22µF | 1206 | Murata | | Rsns | - | 33mΩ | 1206 | - | | R1,R2 | - | 1kΩ | - | - | | R3,R4,R5 | - | 10kΩ | - | - | Table 1 Recommended Component list HL7007\_V0.6 Oct. 2016 2/30 #### **Description** HL7007 is a compact, flexible, high-efficiency, USB compliant switch-mode charge management device for single cell Li-ion and Li-polymer battery used in a wide range of portable applications. The charge parameters can be programmed through I<sup>2</sup>C interface. HL7007 integrates a synchronous PWM controller, power MOSFET, input current sensing, high-accuracy current and voltage regulation, and charge termination function into a tiny CSP package. HL7007 provides a complete automatic three-phase battery charging control: trickle charge, constant-current charge (CC) and constant voltage charge (CV) until the battery reaches the charge termination voltage. The input current is automatically limited to the value set by the host. Charging is terminated based on the battery voltage and a user selectable minimum current level. A safety timer with reset control provides a safety backup for I<sup>2</sup>C interface. During normal operation, the IC automatically restarts the charge cycle if the battery voltage falls below an internal threshold and automatically enters sleep mode or high impedance mode when the input supply is not correctly connected. The charge status can be reported to the host through the I<sup>2</sup>C interface. During the charging process, the IC monitors its junction temperature ( $T_J$ ) and reduces the charge current once $T_J$ increases to about 120°C. To support USB OTG device, HL7007 can provide VBUS (5.0V) by boosting the battery voltage. HL7007 is available in a 20 pin VLCSP package. #### **Pin Function** Figure 2 (Tco /iew) Figure 3. (Bottom View) HL7007\_V0.6 Oct. 2016 3/30 # **Pin Description** | PIN No. | PIN Name | I/O | Description | |------------|----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | E4 | ICSN | I | Battery voltage and current detection input. If there is a long trace connected to the battery, a ceramic capacitor ( min 0.1µF) connected to PGND is required. | | A1, A2 | VUSB | I/O | Charger input voltage. Connecting a 1µF capacitor from VUSB to PGND. In the boost mode, it provides power to the load. | | B1, B2, B3 | VPRT | I/O | Connection point between reverse blocking FET and high side FET. Place a 4.7µF ceramic capacitor from VPRT to PGND. | | C1, C2, C3 | SW | 0 | Switch mode buck regulator output. | | А3 | воот | I/O | Connection point of bootstrap capacitor driven by High side FET. Place a 10-33nF ceramic capacitor from BOOT to SW. | | D1, D2, D3 | PGND | | Power ground. | | E1 | ICSP | I | Charge current sense input. Connect to the precision sense resistor in series with the battery. Bypass this powin a 0.1u F ceramic capacitor to PGND. | | A4 | SCL | I | $I^2C$ interface serial clock. Connect SCL to 1.8V rail through a 1-10k $\Omega$ pull-up resistor. | | В4 | SDA | I/O | $I^2$ C interface scalar lata. Connect SDA to 1.8V rail through a 1-10kΩ pull-up resister. | | C4 | STAT | | Charge status pin, open-drain. =Low when charge in progress, =HZ for other conditions. During faults, a pulse with 128-µs cycle is sent out. STAT pin can be disabled by the EN_STAT bit in control register. STAT can be used to drive an LED indicator or communicate with a host processor. | | E3 | VREF | 0 | Internal regulator bypass output. Connect a 4.7µF ceramic capacitor from this output to PGND. External load on VREF is not recommended. | | E2 | CDIS | I | CDIS charge disable control pin. =0: charge is enabled;<br>=1: charge is disabled and high impedance mode from VUSB to GND | | D4 | OTG | I | <ol> <li>Boost mode enable control or selection pin for input current limit.</li> <li>When OTG mode is in active, OTG enables IC to operate in boost mode. It has higher priority over I<sup>2</sup>C control and can be disabled using the control register.</li> <li>After POR without a host, OTG is used to select input current limit. The input current and threshold set by I<sup>2</sup>C register is not used.</li> </ol> | HL7007\_V0.6 Oct. 2016 4/30 When OTG=1, IINLIM=500mA; when OTG=0, IINLIM=500mA. Table 2 HL7007 Pin Description # **Internal Functional Block Diagram** Figure 4. HL700 Internal Functional Block Diagram HL7007\_V0.6 Oct. 2016 5/30 # Absolute Maximum Ratings<sup>(1)</sup> | V <sub>USB</sub> pin voltage | | |--------------------------------------------------------------|---------------------------| | V <sub>PRT</sub> , BOOT pin voltage | 0.3V ~ 20V | | SW pin voltage : IC Not Switching | 0.3V ~ 7V | | IC Switching | −0.3V ~ 5.9V | | Other pin voltage | | | IC power, P <sub>D</sub> @25°C | 1.17W | | Junction-to-ambient thermal resistance, $\theta_{\text{JA}}$ | 85°C/W | | Junction-to-case thermal resistance, $\theta_{\text{JC}}$ | 25°C/W | | Junction temperature, T <sub>J</sub> | <del>-</del> 40°C ~ 125°C | | Storage temperature, T <sub>stg</sub> | | | Pin soldering temperature, T <sub>s</sub> (10s) | 260°C | | ESD: HBM | 2kV | | ESD: CDM | 2kV | # **Recommended Operating Conditions**<sup>(2)</sup> | V <sub>USB</sub> , V <sub>PRT</sub> , SW pin Voltage | <br> | <b>-</b> 4.3V ~ 5.5V | |------------------------------------------------------|------|----------------------| | Operating free-air temperature, T <sub>A</sub> | | | | Junction temperature, T <sub>J</sub> | | | #### Note - (1) Stress beyond those listed under absolute maximum ratings hay ause permanent damage to the device. - (2) Functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied, exposure to absolute maximum rate conditions of extended periods may affect device reliability. All voltage values are with respect to the normal operation ambient there is the range is from -40°C to +85°C unless otherwise noted. HL7007\_V0.6 Oct. 2016 6/30 # **Electrical Specifications** #### **Electrical specifications of Charge and OTG boost function** $V_{LISR} = 5 \text{ V}$ , HZ MODE = 0, OPA MODE = 0 (CDIS = 0), $T_A = -40 ^{\circ}\text{C}$ to 125 °C. And $T_A = 25 ^{\circ}\text{C}$ unless Otherwise Noted. | | 1 CSt Condition | | Type | IVIAX | Unit | |-----------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | nt | | | | | | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 0 | | | | | V | V <sub>USB</sub> > V <sub>USB (min)</sub> , PWM Stop | | | 5 | mA | | V <sub>USB</sub> current control | $0^{\circ}\text{C}$ < $T_{A}$ < $85^{\circ}\text{C}$ , CD=1 or | | 050 | | | | | HZ_MODE=1 | | 850 | | μA | | | 0°C< T <sub>A</sub> < 85°C, V <sub>ICSN</sub> =4.2V | | | | | | Battery leakage to V <sub>USB</sub> | In High-Z mode, V <sub>USB</sub> =0V, Test | X | / | 5 | μΑ | | | V <sub>USB</sub> current | | | | | | In High-Z mode, battery | 0°C < T. < 85°C V <sub>1000</sub> −4.2 V In | <b>\</b> | . 0 | | | | discharge current(input | | ) | X | 22 | μA | | from Pin ICSN,ICSP&SW | | • | | | μ, . | | to IC) | 002,007,1010 01011101 | | · · | | | | mination Voltage | | | | | | | Output cutoff voltage | Work in cutoff voltage, | 3.5 | | 4.44 | V | | setting range | programmable | 0.0 | | | | | Cut off Voltage precision | T <sub>A</sub> = 25°C | -1 | | 1 | % | | - an en remage present | T <sub>J</sub> =0-125°C | <b>-</b> 2 | | 2 | % | | rent (Fast Charge) | | | | | | | Output charge current | V <sub>SHORT</sub> ≤ V <sub>CSN</sub> V <sub>OREG</sub> , | | | | | | | R <sub>SNS</sub> =68ι τΩ, | 550 | | 2450 | mA | | Setting range | IC_LTVFL=0,programmable | | | | | | | | | | | | | default value after 30mins | $R_{SNS}$ =68m $\Omega$ ,IO_LEVEL=1, | 475 | 500 | 525 | mA | | mode) | OTG=High | | | | | | Cut off voltage precision | | | | | | | | | <b>-</b> 5 | | 5 | % | | (base or charge current) | | | | | , , | | $V_{IREG} = I_{OCHARGE} \times R_{SNS}$ | | | | | | | ry Detection | | | | | | | Weak battery voltage limit | _ | | | | | | threshold programmable scale Note 1 | Programmable through I <sup>2</sup> C control | 3.4 | | 3.7 | V | | Weak battery voltage | | <b>-</b> 5 | | 5 | % | | | Vusb current control | $V_{USB} \ \text{current control} \ \ \ \ \ \ \ \ \ \ \ \ \ $ | $V_{USB} = V_{USB (min)}. \ \ PWM work \\ V_{USB} > V_{USB (min)}. \ \ PWM Stop \\ 0^{\circ}C < T_A < 85^{\circ}C , \ \ CD=1 \ \ or \\ HZ\_MODE=1 \\ 0^{\circ}C < T_A < 85^{\circ}C, V_{ICSN}=4.2V \\ In High-Z mode, V_{USB}=0V, Test \\ V_{USB} current \\ In High-Z mode, battery \\ discharge current(input \\ from Pin ICSN,ICSP\&SW \\ to IC) \\ \hline \textbf{mination } Voltage \\ \text{Setting range} \\ \hline Output cutoff voltage \\ setting range \\ \hline Cut off Voltage precision \\ \hline \textbf{T}_A = 25^{\circ}C \\ \hline \textbf{T}_J = 0.125^{\circ}C \\ \hline \textbf{C}_J = 0.725^{\circ}C 0.725^{\circ}$ | V <sub>USB</sub> ∨ V <sub>USB</sub> ⟨mino⟩, PWM work 10 V <sub>USB</sub> ∨ V <sub>USB</sub> ⟨mino⟩, PWM Stop 0°C < T <sub>A</sub> < 85°C , CD=1 or HZ_MODE=1 | V <sub>USB</sub> current control V <sub>USB</sub> > V <sub>USB</sub> (min), PWM work V <sub>USB</sub> > V <sub>USB</sub> (min), PWM Stop 5 5 0°C < T <sub>A</sub> < 85°C , CD=1 or 850 | HL7007\_V0.6 Oct. 2016 7/30 | | | | | | | | 001 | |------------------------|----------------------------------------------------------------------|--------------------------------------------------|----------------------------|----------|-----|-------|-----| | | accuracy | | | | | | | | | Anti peak delay of weak | Rising voltage, | 2mV over drive, | | 60 | | | | | battery threshold | t <sub>RISE</sub> = 100 ns | | | 32 | | ms | | CDIS & OTG | Pin Logic Level | | | | | | | | V <sub>IL</sub> | Input low threshold level | | | | | 0.4 | V | | V <sub>IH</sub> | Input high threshold level | | | 1.2 | | | V | | bias | Input bias current | Voltage on cont | rol pin: 1.8 V | | | 1.0 | μΑ | | Charge Term | nination Detection | | | 1 | | A | | | | The termination charging current programmable range | $V_{ICSN} > V_{OREG} - V_{OREG}$ | | 50 | | 400 | mA | | TERM Adapter Detec | Anti peak delay of termination charge | The rise and fa<br>$t_{RISE}, t_{FALL} = 100$ | all, 2mV overdrive, | <b>\</b> | 32 | | ms | | | Through R <sub>SNS</sub> termination | 3.4 mV ≤V <sub>(IREG_</sub> | | -20 | | 20 | | | | current adjust accuracy | 6.8 mV < V <sub>(IREG</sub> | -10 | | 10 | % | | | | $V_{IREG\_TERM} = I_{TERM} \times R_{SNS}$ | 17mV <v<sub>IREG_TER</v<sub> | 5 | | 5.5 | 1 | | | Adapter Dete | ection | | | 70 | • | | • | | | Input voltage limit <sub>(min)</sub> | Adapter detection | on | 3.8 | 4 | 4.2 | V | | / <sub>USB (min)</sub> | Anti peak delay when V <sub>USB</sub> rise to V <sub>USB (min)</sub> | Rising voltage,<br>t <sub>RISE</sub> = 100 ns | | 32 | | ms | | | | V <sub>USB (min)</sub> hysteresis | Input voltage ris | ong . | | 200 | | mV | | USB_DETECT | From the current source to the GND | | ction of adapter | | 50 | | mA | | t <sub>INT</sub> | Detection time interval | The input powe | r detection | | 2 | | S | | nput Based | on Dynamic Power Managen | | | 1 | I | l | | | V <sub>USB_DPM</sub> | The input voltage DPM threshold programmable range | | | 4.213 | | 4.773 | V | | 1 | V <sub>USB_DPM</sub> threshold accuracy | | | -2 | | 2 | % | | Input Curren | nt Limit | | | | | | | | 7 | The input current limit | I <sub>IN</sub> = 100mA | T <sub>A</sub> = 0°C~125°C | 86 | 93 | 100 | mA | | IN_LIMIT | threshold | I <sub>IN</sub> = 500mA | T <sub>A</sub> = 0°C~125°C | 450 | 475 | 500 | mA | | VREF Interna | al Bias Reference Comparato | r | | | | | | | $V_{REF}$ | Internal bias voltage reference | $V_{USB} > V_{USBN(min)}$ $C_{VREF} = 4.7 \mu F$ | or $V_{VREF} = 1$ , | 3.8 | | 5.9 | V | | The Battery | Recharge Threshold | | | | | • | | HL7007\_V0.6 Oct. 2016 8/30 | | | | | | | 001 | |--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|----------|-----|-----|-----| | $V_{RCH}$ | Recharge threshold voltage | Below V <sub>OREG</sub> | 100 | 120 | 150 | mV | | | Anti peak delay | V <sub>ICSN</sub> reduce below threshold,<br>t <sub>FALL</sub> =100ns, 10mV overdrive | | 128 | | ms | | The State of | Output | | <b>"</b> | | • | -1 | | | Low level output saturation voltage, STAT pin | I <sub>O</sub> = 10 mA, sink current | | | 0.4 | V | | V <sub>OL(STAT)</sub> | STAT High level leakage current | STAT pin voltage :5.5 V | | • | 1) | μA | | I <sup>2</sup> C Bus Log | ic Level& Timing | | 1 | | | 1 | | V <sub>OL</sub> | The output of low threshold level | I <sub>O</sub> = 10 mA, sink current | X | U | 0.4 | V | | V <sub>IL</sub> | Input low threshold level | V <sub>pull-up</sub> = 1.8 V, SDA & SCL | | . ( | 0.4 | V | | V <sub>IH</sub> | Input high threshold level | V <sub>pull-up</sub> = 1.8 V, SDA & SCL | 1.2 | X | Ψ- | V | | I <sub>BIAS</sub> | input bias current | V <sub>pull-up</sub> = 1.8 V, SDA & SCL | 4 | | 1 | μA | | f <sub>SCL</sub> | SCL clock frequency | •. • | 10 | | 3.4 | MHz | | Battery Dete | ection | | 70 | | | -1 | | I <sub>DETECT</sub> | The battery detection current, before the charging is completed (sink current) | Start after terminated detection, $V_{ICSN} \le V_{OREG}$ | | 2 | | mA | | t <sub>DETECT</sub> | Battery detection time | | | 256 | | ms | | Sleep Mode | Parameters | | | I | | | | V <sub>SLP</sub> | Sleep-mode threshold $V_{USB} - V_{ICSN}$ | 1.3 > V <sub>NSN</sub> ≤ V <sub>OREG</sub> , V <sub>US</sub> , descriping | | 0 | | mV | | | Sleep-mode Exit hystere | 2.3 V ≤ V <sub>ICSN</sub> ≤ V <sub>OREG</sub> | | 80 | | mV | | $V_{SLP\_EXIT}$ | V <sub>USB</sub> rise to V <sub>SLP</sub> + V <sub>SCR EXIT</sub> Anti peak delay | Rising voltage, 2mV overdrive,<br>$t_{RISE} = 100 \text{ ns}$ | | 32 | | ms | | PWM | | | | | | | | Voltage betw | veen BOO1 vin & SW pin | During charging or boosting period | | | 6.5 | V | | Q1: The input FET conduction resistance QU:The high -side FET conduction resistance | | $I_{\text{IN\_LIMIT}}$ = 500 mA, Measure between $V_{\text{USB}}$ and $V_{\text{PRT}}$ | | 130 | | | | | | Measure between SW and $V_{PRT}$ , $V_{BOOT} - V_{SW} = 4V$ | | 100 | | mΩ | | QD: The low- | -side FET conduction | Measure between SW and PGND | | 96 | | | HL7007\_V0.6 Oct. 2016 9/30 | | | | | | | 001 | |-----------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------|------|-----|-----|-----| | ť | Oscillator frequency | | | 3.0 | | MHz | | f <sub>OSC</sub> | Frequency accuracy | · · · | | | | | | D <sub>MAX</sub> | Max duty cycle | | | 98 | | % | | D <sub>MIN</sub> | Min duty cycle | | 0 | | | | | Charge Mod | e Protection | | | • | | | | $V_{\text{OVP\_IN\_USB}}$ | V <sub>USB</sub> OVP threshold voltage | V <sub>BUS</sub> reach threshold during charge period and turn off converter | 5.7 | 5.8 | 6.1 | V | | | V <sub>OVP_IN_USB</sub> hysteresis | V <sub>USB</sub> fall down to V <sub>OVP_IN_USB</sub> | | 200 | | mV | | I <sub>LIMIT</sub> | During charging, cycle by cycle current limit | Work in charge mode | > | 2.9 | | А | | $V_{SHORT}$ | Short circuit charge cycle voltage threshold | V <sub>(ICSN)</sub> rise | 1.9 | 2.0 | 21 | V | | | V <sub>SHORT</sub> hysteresis | V <sub>(ICSN)</sub> fall below V <sub>SHORT</sub> | 7, 7 | 100 | | mV | | I <sub>SHORT</sub> The trickle charge current | | $V_{(ICSN)} \le V_{SHORT}$ | 20 | 30 | 40 | mA | | <b>Boost Mode</b> | (OPA_MODE = 1, HZ_MODE | = 0) | 76 | | | | | V | Output voltage<br>(to V <sub>USB</sub> pin ) | 2.5V < V <sub>(ICSN)</sub> < 4.5 V | | 5.0 | | V | | $V_{USB\_B}$ | Output voltage accuracy | Including the line and load regulation | -3% | | 3% | | | $I_{BO}$ | Max output current | 3.0 V < V <sub>(ICSN)</sub> < 4.5 V | 650 | | | mA | | I <sub>BLIMIT</sub> | Cycle current limit | 2.5 V V <sub>(ICSN)</sub> < 4.5 V | | 1.8 | | А | | $V_{\text{USBOVP}}$ | Overvoltage protection threshold (V <sub>USB</sub> Pin) | If Loos ing period threshold xceed V <sub>USB</sub> , shut down converter | 5.7 | 5.9 | 6.1 | V | | | V <sub>USBOVP</sub> hyster sis | V <sub>USB</sub> turn down from V <sub>USBOVP</sub> | | 200 | | mV | | - | Min battery college | In boosting period | | 2.5 | | V | | $V_{BATMIN}$ | (I <sub>CSN</sub> P <sup>t</sup> ) | Ahead of Boost start | 2.8 | 2.9 | 3.0 | V | | Protection | | • | | • | | | | T <sub>SHTDWN</sub> | Over temperature protection | | | 145 | | | | | Temperature hysteresis | | | 20 | | °C | | T <sub>CF</sub> | Over temperature current limit | Charges current start to decline | | 120 | | | | | | | 1 | 1 | | | HL7007\_V0.6 Oct. 2016 10/30 | t <sub>328</sub> | 32 seconds Watchdog timer | 32 seconds mode or HOST mode | 15 | 32 | s | |------------------|---------------------------|------------------------------|----|----|---| | T <sub>30M</sub> | 30 minutes safety timer | 30 minutes mode | 15 | 30 | m | Table 3. Electrical Specifications #### Note: (1) In 30 minutes mode of HL7007, if the battery is charged to a higher voltage than the termination voltage, charger will enter Hi-Z mode and wait for the I<sup>2</sup>C command. ### **Typical Characteristics** $V_{USB} = 5 \text{ V}, \ \ V_{BAT} = 3.6 \text{ V}, \ \ I_{OCHARGE} = 1450 mA, \ \ T_A = 25 ^{\circ}C \text{ unless otherwise noted}.$ Figure 5. Auto -Charge Startup at VBUS Plug in (IOCHARGE=550mA) Figure 7. Battery Removal/ Insertion During Charging $(V_{BAT}=3.2V, IIN\_LIMIT=500mA)$ Figure 6. PWM Charging waveform Figure 8. Auto-Charge Startup with Limited Current $(V_{BAT}=3.0V, IIN\_LIMIT=100/500mA)$ HL7007\_V0.6 Oct. 2016 11/30 Figure 9. Input Voltage Dynamic Control (VUSB=5V/500mA LIMIT, VUSB\_DPM=4.533V) Figure 11. Boost PWM Waveform (IUSB=500mA) Figure 13. Boost mode load transient (IUSB=0mA->500mA ) Figure 10. Charger Efficiency Figure 14. Boost mode load transient (IUSB=500mA->0mA) 12/30 HL7007\_V0.6 Oct. 2016 Figure 15. Boost Load Regulation Figure 17. Boost Line regulation Figure 16. Boost Efficiency HL7007\_V0.6 Oct. 2016 13/30 #### **Detailed Description** HL7007 provides complete automatic three-phase battery charging and management: constant pre-charge, high current switching-mode constant current (CC) charge and constant voltage (CV) charge until the battery voltage rises to the termination voltage. When the battery voltage drops below the internal threshold limit, the IC will automatically restart a charging cycle. If the input power supply is disconnected, the IC will automatically enter the high-Z mode to prevent the battery from being dissipated. When the IC's temperature rises to 120°C, it will automatically reduce the charging current to prevent the IC from overheating. HL7007 has three operation modes: charge mode, boost mode and high-Z mode. In the charge mode, the IC supports a single lithium-ion battery or lithium-polymer battery to be accurately charged. In the boost mode, the IC will boost the battery voltage and provide power to the OTG device connected to the VUSB pin. In the high-Z mode, the IC stops operation and enters high impedance state. In this state, the current consumption from the VUSB terminal and from the battery terminal is minimized. When the handheld device is in standby state, this mode can effectively reduce the IC power consumption. The host communicates through I<sup>2</sup>C (HCCT mode or 32 seconds mode) to control the IC to operate in different modes. If the I<sup>2</sup>C host is absent The IC will start the 30-minute safety timer and enter the 30-minute (default) mode, in which the charge will continue charging the battery using default register value and charging parameters until the safety timer times out. After that, the charger stops and enter HZ mode. #### IC Operation in Charge Mode When a good battery with voltage below recharge threshold limit is inserted, and a good adapter is detected, HL7007 enters the charge mode. In this mode the IC has 5 control loops to regulate the input voltage, input current, charging current, charging voltage and IC temperature. During the charging period, all 5 loops are enabled and one of them is in control. Figure 18(a) shows a typical charging curve without inputting current regulation loop. This is a standard Li-Ion battery CC/CV charging curve. Figure 18 (b) shows in the CC mode, a typical charging curve with the IC's input current is li ni ed. In a switched-mode charger like HL7007, the charge current is higher than the input current; therefore the charging process vill be fister than the traditional linear charge scheme. In H.7007, input voltage limit threshold of the dynamic power management (DPM) loop, input current, charge current, termination current and termination voltage etc. can all be set by the I<sup>2</sup>C interface. Figure 18(a) Typical charging curve without input current limit HL7007\_V0.6 Oct. 2016 14/30 Figure 18(b) Charging curve with input current limit #### **PWM Controller in Charge Mode** HL7007 provides a highly efficient synchronous 3MHz PWM controller to regulate the charging current and voltage. Power MOSFETS are also integrated. Its duty cycle ranges from 0% to 95%. HL7007 has three NMOS power MOSFET: input reverse-blocking FET Q1, high- side FET QU and low-side FET QD. When $V_{USB}$ is lower than $V_{ICSN}$ , Q1 prevents battery from discharging to $V_{USB}$ . A charge pump circuit is used to provide gate drive for Q1, while a bootstrap circuit with an external bootstrap coasite is used to supply the gate drive of Q2. Cycle-by-cycle (CBC) current limit is implemented in QU for safe operation and output short-crouit protection. #### **Battery Charge Process** When the battery voltage $\cdot$ lower than $V_{(SHORT)}$ threshold, the IC provides a trickle current $I_{(SHORT)}$ to the battery. When the battery voltage rises to between $V_{SHORT}$ and $V_{OREG}$ , The charger enters CC phase by increasing charge current to quick charge current $I_{OCHARGE}$ , or a value matching the input current limit $I_{IN\_LIM}$ if that threshold is reached. Built-in soft-start scheme slowly increases the quick charge current to its target value to minimize current and voltage overshoot on the battery. Both the input current limit I<sub>IN\_LIMIT</sub> and quick charge current I<sub>OCHARGE</sub> can be set by the host. Once the battery voltage reaches the regulation voltage V<sub>OREG</sub>, the charger enters CV phase, and the charge current tapers down as shown in Figure 4. Regulation of the voltage loop is based on monitoring the voltage between ICSN and PGND and compare against an internal reference voltage. In HOST mode, the regulation voltage is set between 3.5V to 4.44V. In 30-minute mode, the regulation voltage is fixed at 4.2V. During the CV phase, HL7007 also monitors the charge current. In HOST mode with charge termination enabled (TE=1), the IC will turn of charging if ICSN pin voltage is higher than the batter richarge threshold Voreg-VRCH for more than 32 m (typical), and measured charge current is less than the termination charge current I<sub>TERM</sub>. At this tine, lo will turn on a discharge current IDETECT on pir for t<sub>DETECT</sub> (typical 256ms), then check the battery voltage. If the battery voltage is still higher than the recharge threshold after tDETECT, the battery charging is complete. The battery detection routine is used to ensure charge termination does not occur because the battery is removed. The STAT bits and STAT pin are updated to indicate charge completion. The host can program charge termination current level, as well as disabling charge termination function by setting termination bit (TE) to 0. A new charge cycle is initiated when one of the following conditions is detected: - The battery voltage falls below the VOREG VRCH threshold. - VBUS Power-on reset (POR), if battery voltage is below the $V_{(LOWV)}$ threshold. - Bit of CE toggles or RESET bit is set (under Host HL7007\_V0.6 Oct. 2016 15/30 control) #### Operation in Boost mode In 32-second mode, the host can enable HL7007's boost mode operation through one of the following two methods: - 1. Set OTG\_EN=1, OTG\_PL=1(default), then set OTG pin=1. Or set OTG\_EN=1, OTG\_PL=0, then set OTG pin=0; - 2. Set OPA Mode =1 In boost mode, the IC provides 5V output to the USB port. The maximum output current no less than 650mA ( $I_{BO}$ ) when battery voltage is 3.0V or higher. #### **PWM Controller in Boost Mode** Similar to the charge mode, HL7007 provides an integrated PWM controller in boost mode to regulate VUSB pin voltage. CBC current limit of 1.6A on the low-side power MOSFET QD provides output overload and short-circuit protection. #### **Boost Start-Up and Protection** HL7007 has built-in boost soft start sequence to prevent battery in-rush current and inductor current saturation. The IC also provides battery under-voltage, output over-voltage and chip over-temperature protection. #### **Boost PFM Mode** Under light load conditions, the IC operates in PFM mode to reduce the power loss and maintain converter efficiency. During boosting, the TVM converter is turned off once the inductor current is sets than 0mA, and the PWM will start switching tally when VSUB voltage drops below output target voltage. HL7007 automatically switches between PWM and PFM mode depending on load conditions. At the beginning of boost operation, the IC starts a 32-second timer. It is reset by the host using the I<sup>2</sup>C interface. Writing "1" to reset bit of TMR\_RST in control register will reset the 32-second timer and TMR\_RST is automatically set to "0" after the 32 second timer is reset. Once the 32-second timer expires, the IC exits the boost mode, enables the fault pulse on the STAT pin and sets fault status bit in the status register. The fault condition is cleared by POR or host control. #### HIGH IMPEDANCE (Hi-Z) MODE In Hi-Z mode, the charger stops charging and enters a low quiescent current state to consent power. The chip enters High-Z mode if one of the following conditions are met. - 1. Set CDIS pin = - 2. In 30-minute mide and CDIS pin=0: VBUS > VBUS(min) and bettery present with $V_{BAT}$ > VLOWV. - 3. In 10st mode, CDIS pin=0, OTG\_EN=0: set It HL7007 enters High-Z state in 30-minute mode, CDIS pin=0, and the battery voltage $V_{BAT}$ < $V_{(LOWV)}$ , the 32-second timer is activated to wait for the host control. Once the 32-second timer expires, the IC re-enters 30 minute mode and 32-second timer is disabled. If HL7007 enters HiZ state in host mode, CDIS pin=0, and $V_{BUS} > V_{BUS(min)}$ , IC can exit Hi-Z mode by writing "0" to the HZ-MODE control bit. In the 30-minute mode, set CDIS pin=1 resets the 30-minute timer. #### **Other Functions** HL7007 has comprehensive fault reports. Please refer to the Application Information section for detailed description. #### Safety Timer in Boost Mode HL7007\_V0.6 Oct. 2016 16/30 ### **Serial Interface Description** I<sup>2</sup>C is a 2 wire serial interface. The bus consists of a data line (SDA) and a clock line (SCL) with a pull-up device. When the bus is idle, both SDA and SCL lines are pulled high. All I<sup>2</sup>C compatible devices connect to the I<sup>2</sup>C SDA and SCL buses through open drain I/O pins. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific condition that indicates the START and STOP of data transfer. A slave device receives and /or transmits data on the bus under control of the master device. HL7007 works as a slave and is compatible with the following data transfer modes as defined in the I<sup>2</sup>C Bus Specification: Standard mode (100kbps), Fast mode (400kbps), Fast mode plus (1000kbps) and High-speed mode (up to 3.4Mbps in write mode). The interface adds flexibility to the battery charge solution by making most functions and parameters programmable through the I<sup>2</sup>C host. The data transfer protocol for Standard mode, Fast mode and Fast mode plus is the same, therefore referred to a F/S mode in this document. The protocol for High-speed mode is different and referred to as HS-mode. #### F/S Mode Protocol The master initiates data transfer by denerating a START condition. The START condition is when a high-to-low transition occurs on the STA line while SCL is high. The master stops data transfer by generating a STOP condition, in which a low-to-high transition occurs on the SDA line while SCL is high. This is shown in Figure 19. Figure 19. START and STOP Condition After START condition, the master generates SCL pulse, and transmits 7-bit slave address and the read/write bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see Fig re 22.) Figure 20. Bit Transfer on the Serial Interface compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see Figure 21) by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge signal, the master knows that communication link with a slave has been established. Figure 21. Acknowledge on the I<sup>2</sup>C Bus The master generates further SCL cycles to either transmit data to the slave (R/W bit =1) or receive data HL7007\_V0.6 Oct. 2016 17/30 from the slave (R/W bit =0). In either case, the receiver needs to acknowledge the data sent by the transmitter. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. The 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary. To signal the end of the data transfer, the master generates a STOP condition (see Figure 22). This releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C compatible devices must recognize the STOP condition. Upon receiving the STOP condition, all devices know that the bus is released, and they wait for a start byte followed by a matching address. If a transmission is terminated prematurely, the master needs to send a STOP condition to prevent the slave I<sup>2</sup>C logic from getting stuck in a bad state. Attempting to read data from register addresses not listed in this section will result in FFh being read out. Figure 22. Bus Protocol #### **H/S Mode Protocol** When the bus is idle, both SDA and SCL lines are pulled high by the pull-up devices. The master generates a START byte followed by a valid serial byte containing HS master code 0000 1XXX. This transmission is made in F/S-mode with speed less than 1Mbps. No device is allowed to acknowledge the HS master code, but all devices must recognize it and switch their internal setting to support 3.4Mbps operation. The master then generates a Repeated Start condition (a Repeated START condition has the same timing as the start condition). After this Repeated START condition, the protocol is the same as F/S mode, except that transmission speeds up to 3.4Mbps are allowed. A STOP condition ends the H/S mode and switches all the internal settings of the slave devices to support F/S mode. Instead of using a STOP condition, repeated start conditions should be used to secure the bus in HS mode. If a transmission is terminated in advance, the master needs sending a STOP condition to prevent the slave I<sup>2</sup>C logic from getting stuck in a bad state. Attempting to read ata from register addresses not listed in this action will result in FFh being read out. #### Lpd te Sequence The C requires a START condition, a valid I<sup>2</sup>C address, a register address byte, and a data byte for a single update. After receiving of each byte, the IC sends acknowledge by pulling the SDA line low during the high period of a single clock. A valid I<sup>2</sup>C address will selects this IC. The IC performs an update on the falling edge of the acknowledge signal that follows the LSB bit. For the first update, the IC requires a START condition, a valid I<sup>2</sup>C address, a register address byte and a data byte. For all consecutive updates, the IC needs a register address byte and a data byte. Once a STOP condition is received, the IC releases the I<sup>2</sup>C bus and waits for a new START condition. HL7007\_V0.6 Oct. 2016 18/30 Figure 23. Data Transfer Format in F/S(H/S)mode #### **Slave Address Byte** | _ | MSB | | | | | | LSB | | | | |---|-----|---|---|---|---|---|-----|---|--|--| | | 1 | 1 | 0 | 1 | 0 | 1 | 0 | Х | | | The slave address byte is the first byte received following the START condition from the master device. # **Register Description** | Re | gister | , | | | Addres | ss Bits | <b>F</b> | | | |--------------|-------------|---|---|---|--------|---------|----------|---|---| | Name | Hex Address | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CHG_STATUS | 00H | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | CHG_CONTROL0 | 01H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | OREG | 02H | 0 | < | 0 | 0 | 0 | 0 | 1 | 0 | | IC_INFO | 03H | ~ | | 0 | 0 | 0 | 0 | 1 | 1 | | IBAT | 04H | ^ | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | CHG_CONTROL1 | 05H | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | SAFETY | 06H | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | MONITOR0 | 10,1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Table 4. Register map of HL7007 HL7007\_V0.6 Oct. 2016 19/30 ### **Bit Definitions** The following table defines the operation of each register bit. Bold font indicates power-on default values. | Bit | Name | Value | Туре | Fun | ction | | | | |-------------|--------------------|-------|--------|---------------------------------------------|----------------------------------------------|--|--|--| | | CHG_STATUS | 3 | Re | gister Address: 00 Defa | ult Value:X1XX 0XXX | | | | | 7 | TMR_RST/ | 4 | W | Write 1 reset safety timer (automat | ic clearance); write "0" has no effect | | | | | 7 | OTG | 1 | R | Return the OTG pin status (1 =high | 1) | | | | | 6 | EN STAT | 0 | R/W | Disable the STAT pin function | | | | | | 6 | EN_STAT | 1 | R/VV | Enable the STAT pin function | W. | | | | | | | 00 | | Ready | • 4 0 | | | | | <b>5</b> ∙4 | STAT | 01 | R | Allow PWM charging. If CE=0, cha | rging. | | | | | 5:4 STAT | SIAI | 10 | | Charge termination | | | | | | | | 11 | | Fault (fault status) | | | | | | 3 | BOOST | 0 | R | IC is not in BOOST mode | Y . O | | | | | 3 | воост | 1 | K | IC is in BOOST mode | X | | | | | | | | | Charge mode | Boost mode | | | | | | FAULT | 000 | | Normal(No Fault) | Normal(No Fault) | | | | | | | 001 | | VIN OVP | VIN OVP | | | | | | | 010 | | Sleep Mode | Boost soft start failure | | | | | 2:0 | | 011 | R | Poor Input Source | V <sub>BAT</sub> <uvlobst< td=""></uvlobst<> | | | | | | | 100 | | Output OVP | Battery OVP | | | | | | | 101 | | Thermal Sh tdown | Thermal Shutdown | | | | | | | 110 | | Timer Fault | Timer Fault; reset all registers | | | | | | | 111 | | No Bat ery | N/A | | | | | | CHG_CONTRO | DL0 | | Registe Address: 01 Default Value:0011 0000 | | | | | | | | 00 | | 1comA | | | | | | 7:6 | | 01 | | 500mA | LICE heat limit for inner a comment | | | | | 7.0 | I <sub>INLIM</sub> | 10 | IVV | 800mA | USB host limit for input current | | | | | | | M | | No limit for input current | 1 | | | | | | | 03 | | 3.4V | | | | | | 75.4 | | ST. | D 44/ | 3.5V | Wash battan thusahald | | | | | 5:4 | $V_{LOWV}$ | 10 | R/W | 3.6V | Weak battery threshold | | | | | | | 11 | | 3.7V | | | | | | | | 0 | DAA | Disable charge termination func | tion | | | | | 3 | TE | 1 | R/W | Enable charge termination function | | | | | | 0 | C.F. | 0 | D // / | Enable charge function | | | | | | 2 | CE | 1 | R/W | Disable charge function | | | | | | 1 | HZ_MODE | 0 | R/W | Disable High-Z mode | | | | | HL7007\_V0.6 Oct. 2016 20/30 | Fi | ALO | | | | | | | HL70 | <u>)07</u> | | | |-----|-------------|------|-----------|-------------------------------|-------------------|---------------|-------------------|---------------|------------|--|--| | | | 1 | | Enable High | -Z mode | | | | | | | | _ | | 0 | | Charge mod | de | | | | | | | | 0 | OPA_MODE | 1 | | Boost mode | | | | | | | | | | OREG | L | Regis | ter Address: 0 | )2 | Default \ | /alue:1000 1 | l110 | | | | | | | | | Charge | | voltage, pro | • | every step 20 | )mV. | | | | | | | | HEX | V <sub>OREG</sub> | HEX | V <sub>OREG</sub> | HEX | $V_{OREG}$ | | | | | | | | 00 | 3.50 | 10 | 3.82 | 20 | 4.14 | | | | | | | | 01 | 3.52 | 11 | 3.84 | 21 | 4.16 | | | | | | | | 02 | 3.54 | 12 | 3.86 | 22 | 4.18 | | | | | | | | 03 | 3.56 | 13 | 3.88 | 23 | 4.20 | | | | | | | | 04 | 3.58 | 14 | 3.90 | 24 | 4.22 | | | | | | | | 05 | 3.60 | 15 | 3.92 | 25 | 4.24 | | | | 7:2 | OREG | | R/W | 06 | 3.62 | 16 | 3.9 | 26 | 4.26 | | | | | | | | 07 | 3.64 | 17 | 3.90 | 27 | 4.28 | | | | | | | | 08 | 3.66 | 18 | 3.98 | 28 | 4.30 | | | | | | | | 09 | 3.68 | 19 | 4.00 | 29 | 4.32 | | | | | | | | 0A | 3.70 | 1A | 4.02 | 2A | 4.34 | | | | | | | | 0B | 3.72 | 18 | 4.04 | 2B | 4.36 | | | | | | | | 0C | 3.7 | 1C | 4.06 | 2C | 4.38 | | | | | | | | 0D | 3.7 | 1D | 4.08 | 2D | 4.40 | | | | | | | | 0E | 3.78 | 1E | 4.10 | 2E | 4.42 | | | | | | | | 0F | 3.80 | 1F | 4.12 | 2F~3F | 4.44 | | | | 1 | OTG_PL | 0 | R/W | GrG in Lov | w valid | | | | | | | | ı | OIG_FL | 1 | K/W | ors pin Hig | gh valid | | | | | | | | 0 | OTG_EN | 0 | L VV | in host mode, disable OTG pin | | | | | | | | | O | OTG_EN | 1 | I VV | In host mode | e, Enable O | TG pin | | | | | | | | IC_INFO | | Regis | ster Address: ( | 03 | Default \ | /alue:010X | XXXX | | | | | 7:5 | Vendor Code | 0.2 | R | This IC ven | dor numbe | er — | | | | | | | 4:3 | PN | | R | R Part Number | | | | | | | | | 2:0 | REV | | R | IC version | | | | | | | | | | IBAT | | Regi | ister Address: | 04 | Default Valu | e:0000 000 | 1 | | | | | 7 | RESET | 0 | R/W | Writing 0 ha | as no effec | t.(Note: read | d always ret | turns 1) | | | | | , | INCOL I | 1 | 1 1/ 7 7 | Reset all reg | gisters exce | pt Safety reg | ister (Reg6) | 1 | | | | | | | T | | | | Note: Rsns | s=68 mΩ | | | | | | 6:4 | IOCHARGE | 0000 | R/W 550mA | | | | | | | | | 21/30 HL7007\_V0.6 Oct. 2016 | 9 90 | | | | | 11-1-1-1-1 | | | | | | |------|-------------------|------|-------|--------------------------------------------------|----------------------------|--|--|--|--|--| | | | 0001 | | 65 | 0mA | | | | | | | | | 0010 | | 75 | 0mA | | | | | | | | | 0011 | | 85 | 0mA | | | | | | | | | 0100 | | 1050mA | | | | | | | | | | 0101 | | 115 | 50mA | | | | | | | | | 0110 | | 135 | 50mA | | | | | | | | | 0111 | | 145 | 50mA | | | | | | | | | 1000 | | 155 | 50mA | | | | | | | | | 1001 | | 165 | 50mA | | | | | | | | | 1010 | | 1750mA | | | | | | | | | | 1011 | | 185 | 50mA | | | | | | | | | 1100 | | 205 | 50mA | | | | | | | | | 1101 | | 2150mA | | | | | | | | | | 1110 | | 2350mA | | | | | | | | | | 1111 | | 2450mA | | | | | | | | 3 | Reserved | 0 | R/W | N/A | | | | | | | | | | 000 | | 50mA | | | | | | | | | | 001 | | 100mA | | | | | | | | | | 010 | | 150mA | | | | | | | | 2:0 | I <sub>TERM</sub> | 011 | R/W | 200m.\ | Charge termination current | | | | | | | 2.0 | TERM | 100 | 1000 | 250r A | | | | | | | | | | 101 | ( ) | 300mA | | | | | | | | | | 110 | | 350mA | | | | | | | | | | 111 | • | 400mA | | | | | | | | | CHG_CONT | ROL1 | | Register Address: 05 Def | ault Value:001X X100 | | | | | | | 7:6 | NA | | 1 (1) | | NA | | | | | | | 5 | IO_LEVEL | 0 | R/W | Charge current controlled by regis | ter IOCHARGE | | | | | | | | | | | Charge current fixed at 500mA | | | | | | | | 4 | SP | 0 | R | VIN loop not in control (VIN still ab | | | | | | | | | X | 1 | | VIN loop in control (VIN within limit threshold) | | | | | | | | 3 | EN_LEVEL | 1 | R | CDIS is high | | | | | | | | | / | 0 | | CDIS is low | T | | | | | | | | | 000 | | 4.213V | | | | | | | | 2:0 | VSP | 001 | R/W | 4.293V VIN loop control threshold | | | | | | | | | | 010 | | 4.373V | _ | | | | | | | | | 011 | | 4.453V | | | | | | | HL7007\_V0.6 Oct. 2016 22/30 | | | 100 | | 4.533V | | | | | | | |-----|-----------|------|-----|-----------------------------------------------------------|------------------------------------------------------------|--|--|--|--|--| | | | 101 | | 4.613V | | | | | | | | | | 110 | | 4.693V | | | | | | | | | | 111 | | 4.773V | | | | | | | | | SAFETY | , | Re | egister Address: 06 Default \ | /alue:0100 0000 | | | | | | | 7 | Reserved | 0 | R | | | | | | | | | | | 000 | | 550mA | Set the maximum Charge current | | | | | | | | | 001 | | 650mA | IOCHARGE. Default value 0100 | | | | | | | | | 010 | | 750mA | (1050mA). | | | | | | | | | 011 | | 850mA | The I <sup>2</sup> C master has to write this | | | | | | | 6:4 | ISAFE | 100 | R/W | 1050mA | register in its first communication | | | | | | | | | 101 | | 1150mA | after IC power up, otherwise | | | | | | | | | 110 | | 1350mA | default value vill be locked until | | | | | | | | | 111 | | 1450mA | chip ROK or V <sub>AT</sub> falls below V <sub>SF</sub> or | | | | | | | | | 0000 | | 4.20V | | | | | | | | | | 0001 | | 4.22V | O | | | | | | | | | 0010 | | 4.24V | | | | | | | | | | 0011 | | 4.26V | Set the maximum battery | | | | | | | | | 0100 | | 4.28 | voltage. | | | | | | | | | 0101 | | 4.30\ | The I <sup>2</sup> C master has to write this | | | | | | | 3:0 | VSAFE | 0110 | | 1321 | register in its first communication | | | | | | | 3.0 | VSAFE | 0111 | | 4.34V | after IC power up, otherwise | | | | | | | | | 1000 | | 4.36V | default value will be locked until | | | | | | | | | 1001 | | 4.38V | chip POR or V <sub>BAT</sub> falls below | | | | | | | | | 1010 | | 4.40V | V <sub>SHORT</sub> | | | | | | | | | 1011 | | 4.42V | | | | | | | | | | 1100 | | 4.44V | | | | | | | | | | 111. | | 7.77 V | | | | | | | | | MONITOR | | Re | egister Address: 10 Default \ | Value: XXXX XXXX | | | | | | | 7 | ITERM_CMP | | R | ITERM comparator output. 1 mean | s ICHARGE>ITERM | | | | | | | 6 | VBAT_CMP | | R | V <sub>BAT</sub> comparator output. 1 means V | / <sub>USB</sub> >V <sub>ICSN</sub> | | | | | | | 5 | LINCHG | | R | 30mA linear charge status. 1 means linear charge running. | | | | | | | | 4 | T_120 | | R | 120C Over temperature protection. | | | | | | | | | | | | When T_120=1 and T_145=0, char | rge current will be limited. | | | | | | | 3 | ICHG | | R | 0 indicates ICHARGE loop is control | olling charge current. | | | | | | | 2 | IVUSB | | R | 0 indicates IUSB loop (input curren | t) is controlling charge current. | | | | | | HL7007\_V0.6 Oct. 2016 23/30 | 1 | VUSB_VALID | R | 1 indicates VUSB can be use to charge after detection. | |---|------------|---|--------------------------------------------------------------| | 0 | CV | R | 1 indicates Constant Voltage loop is in control of charging. | Table 5. Register map of HL7007. Bold characters indicate default values upon POR. HL7007\_V0.6 Oct. 2016 24/30 #### **Application Information** #### Interrupt (STAT Pin) Description STAT is a open-drain output pin. It drives a pull-up resistor and informs the host of HL7007 working status. In normal conditions its output is high. In fault conditions, a 128-µs pulse is sent to notify the host. | Status | STAT Pin | |----------------------------------------------------------------|-------------------------| | Charge & EN_INT=1 | LOW | | Other normal conditions | OPEN | | Charge mode fault: | | | Timer fault, Sleep Mode, | 120 up pulpe then | | V <sub>USB</sub> /V <sub>BAT</sub> OVP, V <sub>USB</sub> UVLO, | 128-µs pulse, then OPEN | | Poor input source, Battery | OPEN | | absent, Thermal shutdown | | | Boost mode fault: | | | Timer fault, Over load, | 128-µs pulse, then | | V <sub>USB</sub> /V <sub>BAT</sub> OVP, V <sub>BAT</sub> UVLO, | OPEN | | Thermal shutdown | | Table 6. STAT Signal #### **Over Temperature Limit and Protection** In the charging process, in order to prevent the IC from overheating, HL7007 will monitor its junction temperature $T_J$ to prevent the IC from overheating. Once the temperature reaches the thermal limit threshold $T_{CF}$ , the IC will reduce the charging current. If $T_J$ has reached $T_{SHTDWN}$ , the IC will suspend charging. Under this thermal-protection mode, the PWM controller will said down and all timers freeze. When $T_J$ drops below $T_{SHTDWN}$ by about 20°C, the IC resumes charging. #### **USB Plug-In** Before the USB power is plugged in, the I<sup>2</sup>C host can keep writing 1 to TMR\_RST so the chip stays in host mode. Once USB power is plugged in, HL7007 will enter normal charge mode using parameters from the register set. If the IC is not in host mode when USB power is plugged in, IC will work in 30-minute mode, in which the IC will charging for 30 minutes with default charging parameters, until the host communicates with the IC. The default values of the registers are set at low level of charging current and termination voltage. This prevents violation of USB specification or over-charging any type of lithium- ion batteries. At the same time the termination voltage is set high enough to prevent the I<sup>2</sup>C host from losing power supply. # Charge Current Sensing Resistor Selection Guidelines Both the termination current and charge current depend on the external sensing resistor ( $R_{SNS}$ ). The termination current step ( $IOT_{FRM}\_STEP$ ) can be calculated using Equation 1: $$Io(T_{ERM\_STEP}) = \frac{V_{I(TERM0)}}{R(SNS)}$$ Table 7 shows the setup of termination current for three sensing resistors. For example, with a $68m\Omega$ sense resistor, $V_{(ITERM2)}$ =1, $V_{(ITERM1)}$ =0,and $V_{(ITERM0)}$ =1 , then $I_{TERM}$ = [ (13.6mV x 1) + (6.8mV x 0) + (3.4mV x 1) + 3.4mV ] / 68m $\Omega$ = 200mA + 0 + 50mA + 50mA = 300mA. | BIT | V I <sub>(TERM)</sub><br>(mV) | $I_{(TERM)}$ (mA) $R_{(SNS)} = 56m\Omega$ | $I_{(TERM)}$ (mA) $R_{(SNS)} = 68m\Omega$ | $I_{(TERM)}$ (mA) $R_{(SNS)} = 100m\Omega$ | | |-----------------------|-------------------------------|-------------------------------------------|-------------------------------------------|--------------------------------------------|--| | V <sub>I(TERM2)</sub> | 13.6 | 242 | 200 | 136 | | | V <sub>I(TERM1)</sub> | 6.8 | 124 | 100 | 68 | | | V <sub>I(TERM0)</sub> | 3.4 | 61 | 50 | 34 | | | Offset | 3.4 | 61 | 50 | 34 | | Table 7. Termination Current Setting HL7007\_V0.6 Oct. 2016 25/30 # $Io(charge\_step) = \frac{V_{I}(chrgo)}{R(sns)}$ | BIT | V I <sub>(REG)</sub><br>(mV) | $Io_{(CHARGE)}$ $(mA)$ $R_{(SNS)} = $ $56m\Omega$ | $Io_{(CHARGE)}$ $(mA)$ $R_{(SNS)} =$ $68m\Omega$ | $Io_{(CHARGE)}$ $(mA)$ $R_{(SNS)} = 100m\Omega$ | |-----------------------|------------------------------|---------------------------------------------------|--------------------------------------------------|-------------------------------------------------| | V <sub>I(CHRG3)</sub> | 54.4 | 971 | 800 | 544 | | V <sub>I(CHRG2)</sub> | 27.2 | 486 | 400 | 272 | | V <sub>I(CHRG1)</sub> | 13.6 | 242 | 200 | 136 | | V <sub>I(CHRG0)</sub> | 6.8 | 122 | 100 | 68 | | Offset | 37.4 | 668 | 550 | 374 | Table 8. Charge Current Setting For example, with a 68-m $\Omega$ sense resistor, V(CHRG3) = 1, V(CHRG2) = 0, V(ICHRG1) = 0, and V(ICHRG0) = 1, ITERM = [(54.4 mV x 1) + (27.2 mV x 0) + (13.6 mV x 0) + (6.8 mV x 1) + 37.4 mV] / 68 m $\Omega$ = 800 mA + 0 + 0 + 100 mA = 900 mA. #### **PCB Layout Reference** PCB layout is important to optimal HL7 07 performance .The following provides some guidelines: (1) To obtain optimal performance, the power input capacitors, connected from power input to PGND, should be placed as close to the IC as possible. The output inductor should be placed close to the IC and the output capacitor connected be wen the inductor and PGND of the IC. The intention is to minimize the current path loop area (from the SW pin through the LC filter to the PGND pin and back to IC). To prevent high frequency oscillation problem, use proper layout to minimize high frequency current path loop (See Figure 24) .The sense resistor should be close to the junction of the output capacitor and inductor. The sense path must connect to the underneath Output Inductor and Capacitance Selection Guidelines HL7007 provides full internal loop compensation. With the internal loop compensation, the highest stability occurs when the LC resonant frequency $f_{\text{o}}$ , is approximately 40 kHz (20 kHz to 80 kHz). Equation 3 can be used to calculate the value of the output inductor $L_{\text{OUT}}$ , and output capacitor $C_{\text{OUT}}$ . $$fo = \frac{1}{2\pi\sqrt{LOUT} \times COUT}$$ To reduce the output voltage ripple, a ceramic capacitor with the capacitance between 22 $\mu F$ and 100 $\mu F$ is recommended for $C_{OUT}$ . of the resistor, and do not cross any high-current path. - (2) Place all decoupling capacitors close to their respective IC pins and close to PGND. Do not place components on any high-current path. All small control signals should be kept away from any high current path. - (3) The PCB should have a dedicated ground plane, which is connected to all components through via holes (two via holes per power-stage capacitors; two via holes for the IC PGND; one via per capacitor of small-signal components). Use star connection to separate different parts (high-power/low-power/small-signal) of the application design to reduce coupling noise and ground noise. Using small-size layout and independent ground connection will HL7007\_V0.6 Oct. 2016 26/30 reduce ground noise and minimize coupling between signals. - (4) The high-current charge paths of VBUS, PMID, SW and PGND pins must be sized appropriately according to their maximum charge current in order to minimize voltage drops on their PCB routes. The PGND trace carry the return current from the internal low-side power FET, and should also be connected to the ground plane. - (5) Place the $4.7\mu F$ input capacitor as close to VPRT and PGND pins as possible to minimize high frequency input current loop area . Place the VUSB capacitor as close to VBUS and PGND pins as possible for the same reason. Figure 24. High Frequency Current Path Figure 25. Top Layer Figure 26. Bottom Layer HL7007\_V0.6 Oct. 2016 27/30 # **Package Information** WLCSP20-Ball, 4X5Array, 0.4mm Pith, 1.970mmx2.020mm package #### NOTE: - 1. ALL DIMENSIONS AND IN MILLIMETERS. - 2. DIMENSIONING NI TOLERANCING PER ANSI Y14.5M-1994. HL7007\_V0.6 Oct. 2016 28/30 # Tape and Reel Information | Device | Package | SPQ | D1 | W1 | | W2 | | A0 | В0 | K0 | CO | W0 | PIN1 | |--------|-----------|------|-------|-------|---|------|---|------|-------|-------|------|-----------|------| | HL7007 | WLCSP- 20 | 3000 | 180 | 9.00 | 4 | 2.4 | 2 | 2.13 | 2.13 | 0.88 | 4.00 | 8.00 | Q1 | | HL7007 | WLCSF- 20 | 3000 | +0/-1 | (min) | | nax) | ± | 0.05 | ±0.05 | ±0.05 | ±0.1 | +0.3/-0.1 | QT | #### NOTE: - 1. ALL DIMENSIONS ARE IN MULL ME ERS. - 2. ALL DIMENSIONS ARE NOW NAL. HL7007\_V0.6 Oct. 2016 29/30 #### **Important Notice** Halo Microelectronics reserves the right to modify, improve and terminate its products, service, documentation, etc. without advance notice. Customers are encouraged to contact HALO Microelectronics sales representative get the latest product information. Without proper legal authorization, Halo products shall not be used for medical or military applications. Halo Microelectronics does not assume any liability of personal or property damages of any kind due to such applications. All text, images, trademarks of this document, and any intellectual property contained in the product and in this document belong to Halo Microelectronics Co. Ltd. No part of this document may be used, copied, modified, distributed or published without legal authorization from Halo Microelectronics. HL7007\_V0.6 Oct. 2016 30/30